the buffer allocation per call in each node will be progressively increased from an initial value of one up to a preset limit in each node as successive packets of the call are handled; onset of congestion produces a progressive decrease of buffer allocation down to a minimum of one buffer per extant virtual call in each node.

The system outlined proved to behave badly in the face of a heavy applied load, throughput falling to a value much below the optimum, though lockup was still avoided. It was deduced that more efficient congestion control was required. This was

provided by limiting the number of buffers available from the node pool for incoming traffic from outside the net. A series of experiments addressed the question of performance with various buffer pool sizes and input buffer limits; the relationship is complex, but it seems that optimum performance is obtained with an input buffer limit of about three buffers and a total buffer pool size per node of about 16 buffers.

This technique of efficient throttling of incoming traffic according to buffer pool occupancy has much in common with the techniques used in the NPL experiments.

## References

CCITT, (1976). CCITT/AP VI-55E-Proposal for new and revised series X recommendations (May 1976).

CCITT. (1976). CCITT/COM VII, period 1977-1980, papers 24E, 25E and 45E.

DAVIES, D. W. (1972). The control of congestion in packet switching networks, Trans. IEEE, Vol. COM-20, pp. 546-550.

GIESSLER, A., HAENLE, J., KOENIG, A. and PADE, E. (1976). Packet networks with dead-lock free buffer allocation; an investigation by simulation, Internal GMD Report.

HEALEY, R. (1973). Computer network simulation study, NPL Report COM64.

ISO/DIS 4335 (1976). HDLC elements of procedures.

JOLLY, J. H. and ADAMS, R. A. (1972). Simulation study of a data communication network, Plessey Telecommunications Research Ltd. Report No. 97/72/78/TR.

KAHN, R. E. and CROWTHER, W. R. (1972). Flow control in a resource-sharing computer network, Trans. IEEE, Vol. COM-20, pp. 539-546.

KERR, I. H., GOMBERG, G. R. A., PRICE, W. L. and SOLOMONIDES, C. M. (1976). A simulation study of routing and flow control problems in a hierarchically connected packet switching network, Proc. ICCC, Toronto, pp. 495-501.

POUZIN, L. (1975). Virtual call issues in network architecture, Proc. Eurocomp, London, pp. 603-618.

PRICE, W. L. (1973). Simulation of a packet-switched data network operating under isarithmic control with a revised link and node protocol NPL Report COM71.

PRICE, W. L. (1974). Simulation studies of an isarithmically controlled store and forward data communications network, Proc. IFIR Congress 74, Stockholm, pp. 151-154.

PRICE, W. L. (1977a). Adaptive routing in store-and-forward networks and the importance of load splitting, Proc. IFIP Congress 77 Toronto. pp. 309-313.

PRICE, W. L. (1977b). Data network simulation at the National Physical Laboratory, 1968-1976, Computer Networks, Vol. 1, No. 4 pp. 199-210.

PRICE, W. L. and COWIN, G. W. (1974). The effect of link errors and of selective upgrading of link and node speed on network performance NPL Report COM76.

PRICE, W. L. and COWIN, G. W. (1975). Simulation studies of the effect of link breakdown on data communication network performance NPL Report COM77. .com/comjnl/article/21/3/223/373088 by

TWYVER, D. A. and RYBCZYNSKI, A. M. (1976). Datapac subscriber interfaces, Proc. ICCC, Toronto, pp. 143-149.

WILKINSON, P. T. (1975). Link protocols for packet switching networks, NPL Report COM78.

## **Book reviews**

Digital Computer Circuits and Concepts, 2nd edition, by B. Deem, K. Muchow and A. Zeppa, 1977; 487 pages. (Prentice Hall, £12.80 paper, £20.35)

Authors who wrote books on hardware about five or six years ago were in a particularly unfortunate position of seeing microprocessors and other large scale integrated circuit techniques burst on the scene just as their books appeared on library shelves with no mention of such devices. This required rapid second editions. Although the Deem, Muchow and Zeppa text falls into this category, it is a particularly successful member of its genre. The last three chapters and appendices, thoroughly and fully explore up-to-date concepts in LSI memories and microprocessors.

The rest of the text proceeds in a classical way: number systems, binary arithmetic, then on to Boolean synthesis techniques. After dismissing combinational synthesis in a dozen or so pages, the book talks of simple circuits (gates, flip flops) and subsystems (registers and counters). There is no attempt whatsoever to introduce the reader to any formalism in the design of sequential systems or to important issues such as hazards and the testing of systems. This makes the book clearly unsuitable for courses where one tries to convey a grasp of the fundamental principles underlying digital systems, leaving it in the realm of courses intended to train technicians rather than design engineers. Perhaps this is what is meant by

Volume 21 Number 3

the blurb on the jacket, which states that the book was written to "... integrate academic theoretical instruction with current industrial practices...'. The integration, however, seems to have been achieved by ignoring the first of the two items altogether. 0 I. ALEKSANDER (Uxbridge)

Digital Signal Processing, by A. Peled and B. Liu, 1976; 304 pages (John Wiley, £10.50)

This is an excellent text book for a rapidly expanding field. Peled and Liu have considerably updated previous standard works on the subject, principally by describing not only the mathematical foundations of the processes involved but also the implementation of such techniques using PL/1 computer programs and circuits of dedicated hardware systems as well. There is a good introduction to the theory of filtering followed by chapters on the design of digital filters and their use.

Digital filtering is now dominated by the availability of the Fast Fourier Transform and this topic is covered in depth with several examples of both software and hardware FFT processors. Unfortunately this book does not cover the design of filters using microprocessors; it is to be hoped that a second edition may remedy this.

A. M. CRUISE (Dorking)